summaryrefslogtreecommitdiffhomepage
path: root/asm/intel64/add.cpp
blob: 236436cab6b7c24a1b29a1b86b8114ed6a927c15 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
#include "add.h"

#include "codes.h"

#include <asm/assembler.h>
#include <asm/operators.h>

using namespace std::string_literals;

Op_add::Op_add(const Asm::Args& args)
{
 if (args[0].type() == typeid(Asm::Args::Register32) &&
     std::any_cast<Asm::Args::Register32>(args[0]).name() == "eax" &&
     args[1].type() == typeid(Asm::Args::Immediate32))
 { // add eax, imm32 (before "add reg32, imm32"! It's shorter.)
  machine_code = std::vector<uint8_t>{ 0x05 } + std::any_cast<Asm::Args::Immediate32>(args[1]).getCode();
 } else if (args[0].type() == typeid(Asm::Args::Register32) &&
     args[1].type() == typeid(Asm::Args::Immediate32))
 { // add reg32, imm32
  machine_code = std::vector<uint8_t>{ 0x81 } + ModRM("/0", std::any_cast<Asm::Args::Register32>(args[0]).name()) + std::any_cast<Asm::Args::Immediate32>(args[1]).getCode();
 } else if (args[0].type() == typeid(Asm::Args::Register64) &&
            std::any_cast<Asm::Args::Register64>(args[0]).name() == "rax"  &&
            args[1].type() == typeid(Asm::Args::Immediate32))
 { // add rax, imm32
  machine_code = REX("W") + std::vector<uint8_t>{ 0x05 } + std::any_cast<Asm::Args::Immediate32>(args[1]).getCode();
 } else {
  throw std::runtime_error("Unimplemented: add "s + args[0].type().name() + " "s + args[1].type().name());
 }
}

namespace {

bool registered {
 registerOp(mangleName<Asm::Args::Register32, Asm::Args::Immediate32>("add"), [](const Asm::Args& args) -> std::shared_ptr<Op>{
                             return std::make_shared<Op_add>(args);
                             }) &&
 registerOp(mangleName<Asm::Args::Register64, Asm::Args::Immediate32>("add"), [](const Asm::Args& args) -> std::shared_ptr<Op>{
                             return std::make_shared<Op_add>(args);
                             })
};

}